野火\_i.MX 6ULL核心板\_原理图\_V1.0 目录 目录 Page 1 历史版本 Page 2 CPU电源 Page 3 CPU PERI x1 Page 4 CPU PERI x2 Page 5 Page 6 DDR3L Page 7 eMMC/NAND FLAH Page 8 BOOT CFG 引出IO Page 9 Page 10 FUSE MAP Page 11 Page 12 东莞野火电子技术有限公司 https://fire-stm32.taobao.com 野火\_i.MX 6ULL核心板\_原理图 Monday, November 25, 2019













启动设置 默认从NAND flash启动 BOOT\_MODE1 BOOT\_MODE0 BT\_CFG1[4] BT\_CFG1[5] BT\_CFG1[7] BT\_CFG2[3] BT\_CFG2[6] BT CFG1[6] USB 0 Х Х Х Х Х Х NAND 1 0 1 0 0 0 0 1 eMMC 0 0 0 1 1 1 1 1 从NAND flash启动:焊R65、R67、R69 从eMMC启动:焊R65、R67、R68、R70、R71 VDD\_SNVS\_IN BOOT\_MODE0 >> BOOT\_MODE0 PD (100K) BOOT\_MODE1 >> BOOT\_MODE1 PD (100K) LCD\_DATA4 >> LCD\_DATA4 BT\_CFG1[4] >> LCD\_DATA5 BT\_CFG1[5] LCD\_DATA5 [5,9] LCD\_DATA6 >> LCD\_DATA6 BT\_CFG1[6] >> LCD\_DATA7 BT\_CFG1[7] LCD\_DATA7 LCD\_DATA11 >> LCD\_DATA11 BT\_CFG2[3] LCD\_DATA13 >> LCD\_DATA13 BT\_CFG2[5] [5,9] LCD\_DATA14 >> LCD\_DATA14 BT\_CFG2[6] LCD\_DATA15 >> LCD\_DATA15 BT\_CFG2[7] 东莞野火电子技术有限公司 https://fire-stm32.taobao.com 野火\_i.MX 6ULL核心板\_原理图 BOOT CFG V1.0 Monday, November 25, 2019 10



| USE MAP    |                                                                                                                                                                                                                                                                                                                            |                                                                                                                       |                                                                                                                                    |                                                                                                                      |                                                                                 |                                                                                    |                                                                                                                                    |                                                                                                 |  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|
|            | 0/1                                                                                                                                                                                                                                                                                                                        | 0/1                                                                                                                   | 0/1                                                                                                                                | 1                                                                                                                    | 0                                                                               | 0                                                                                  | 0                                                                                                                                  | 0                                                                                               |  |
| TYPE       | BOOT_CFG1[7]                                                                                                                                                                                                                                                                                                               | BOOT_CFG1[6]                                                                                                          | BOOT_CFG1[5]                                                                                                                       | BOOT_CFG1[4]                                                                                                         | BOOT_CFG1[3]                                                                    | BOOT_CFG1[2]                                                                       | BOOT_CFG1[1]                                                                                                                       | BOOT_CFG1[0                                                                                     |  |
| QSPI       | 0                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                     | 0                                                                                                                                  | 1                                                                                                                    | Reserved                                                                        |                                                                                    | DDRSMP:<br>"000" : Default<br>"001-111"                                                                                            |                                                                                                 |  |
| WEIM       | 0                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                     | 0                                                                                                                                  | 0                                                                                                                    | Memory Type:<br>0 - NOR Flash<br>1 - OneNAND                                    | Reserved                                                                           | Reserved                                                                                                                           | Reserved                                                                                        |  |
| Serial-ROM | 0                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                     | 1                                                                                                                                  | 1                                                                                                                    | Reserved                                                                        | Reserved                                                                           | Reserved                                                                                                                           | Reserved                                                                                        |  |
| SD/eSD     | 0 1                                                                                                                                                                                                                                                                                                                        |                                                                                                                       | 0                                                                                                                                  | Fast Boot:<br>0 - Regular<br>1 - Fast Boot                                                                           | SD/SDXI<br>00 - Nor<br>01 - Hig<br>10 - SDR<br>11 - SDR                         | C Speed<br>mal/SDR12<br>h/SDR25<br>150<br>1104                                     | SD Power Cycle Enable '0' - No power cycle '1' - Enabled via USDHC RST pad (uSDHC3 & 4 only)                                       | SD Loopback Clock Source<br>Selffor SDR30 and SDR104 on<br>'0' - through SD pad<br>'1' - direct |  |
| MMC/eMMC   | 0                                                                                                                                                                                                                                                                                                                          | 1                                                                                                                     | 1                                                                                                                                  | Fast Boot:<br>0 - Regular<br>1 - Fast Boot                                                                           | SD/MMC Speed<br>0 - Highl<br>1- Normal                                          | Fast Boot Acknowledge<br>Disable:<br>0 - Boot Ack Enabled<br>1 - Boot Ack Disabled | SD Power Cycle Enable '0' - No power cycle '1' - Enabled via USDHC, RST pad (uSDHC3 & 4 only)                                      | SD Loopback Clock Source<br>Selffor SDRS0 and SDR104 on<br>'0' - through SD pad<br>'1' - direct |  |
| NAND       | 1                                                                                                                                                                                                                                                                                                                          | BT_TOGGLEMODE                                                                                                         | Pages II<br>00 - 128<br>01 - 64<br>10 - 32<br>11 - 256                                                                             | n Block:<br>3                                                                                                        | Nand Ni<br>00 - 1<br>01 - 2<br>10 - 4<br>11 - Res                               | imber Of Devices:                                                                  | Nand Row_a<br>00 - 3<br>01 - 2<br>10 - 4<br>11 - 5                                                                                 | ddress_bytes:                                                                                   |  |
|            | 0                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                     | 0                                                                                                                                  | 0                                                                                                                    | 1                                                                               | 0                                                                                  | 0                                                                                                                                  | 0                                                                                               |  |
| TYPE       | BOOT_CFG2[7]                                                                                                                                                                                                                                                                                                               | BOOT_CFG2[6]                                                                                                          | BOOT_CFG2[5]                                                                                                                       | BOOT_CFG2[4]                                                                                                         | BOOT_CFG2[3]                                                                    | BOOT_CFG2[2]                                                                       | BOOT_CFG2[1]                                                                                                                       | BOOT_CFG2[0]                                                                                    |  |
| QSPI       | Reserved                                                                                                                                                                                                                                                                                                                   | HSPHS: Half Speed Phase Selection<br>12: select sampling at non-inverted clo<br>12: select sampling at inverted clock | HSDLY: Half Speed Delay selection<br>is 0 : one clock delay<br>1: two clock delay                                                  | FSPHS: Full Speed Phase Selection<br>0 : select sampling at non-inverted cld<br>1: select sampling at inverted clock | PSDLY: Full Spired Delay selection<br>Bit one clock delay<br>L: two clock delay | Boot Frequencies<br>(ARM/ODR)<br>0 - 500 / 400 MHz<br>1 - 250 / 200 MHz            | Reserved                                                                                                                           | Reserved                                                                                        |  |
| WEIM       | Muxing<br>00 - A/L<br>01 - A+L<br>10 - A+L<br>11- Res                                                                                                                                                                                                                                                                      | Scheme:<br>116<br>DH<br>DL<br>erved                                                                                   | OneNar<br>00 - 1KE<br>01 - 2KE<br>10 - 4KE<br>11 - Res                                                                             | nd Page Size:<br>3<br>3<br>3<br>3<br>8<br>erved                                                                      | Reserved                                                                        | Boot Frequencies<br>(ARM/DDR)<br>0 - 500 / 400 MHz<br>1 - 250 / 200 MHz            | Reserved                                                                                                                           | Reserved                                                                                        |  |
| Serial-ROM | Reserved                                                                                                                                                                                                                                                                                                                   | Reserved                                                                                                              | Reserved                                                                                                                           | Reserved                                                                                                             | Reserved                                                                        | Boot Frequencies<br>(ARM/DDR)<br>0 - 500 / 400 MHz<br>1 - 250 / 200 MHz            | Reserved                                                                                                                           | Reserved                                                                                        |  |
| SD/eSD     | SD Calibration Step<br>'00' - 1<br>TBD                                                                                                                                                                                                                                                                                     |                                                                                                                       | Bus Width:         Ponts           0 - 1-bit         00 - s           1 - 4-bit         10 - R           11 - 8-bit         11 - R |                                                                                                                      | SDHC2 0 - 500 / 400 MHz<br>Inserved 1 - 250 / 200 MHz<br>Inserved               |                                                                                    | SD1 VOLTAGE SELECTION<br>0 - 3.3V<br>1 - 1.8V                                                                                      | Reserved                                                                                        |  |
| MMC/eMMC   | Bus Wieh:<br>000-1-bit<br>001-4-bit<br>010-8-bit<br>101-4-bit DOR (MMC 4.4)<br>110-8-bit DOR (MMC 4.4)<br>Else reserved.                                                                                                                                                                                                   |                                                                                                                       |                                                                                                                                    | Port Select<br>00 - ESDHC1<br>01 - ESDHC2<br>10 - Reserved<br>11 - Reserved                                          |                                                                                 | Boot Frequencies<br>(ARM/DDR)<br>0 - 500 / 400 MHz<br>1 - 250 / 200 MHz            | SD1 VOLTAGE SELECTION<br>0 - 3.3V<br>1 - 1.8V                                                                                      | Reserved                                                                                        |  |
| NAND       | Project Maker 11100 / Pre-mails Delay, Read<br>1007 - EGMECK System<br>1007 - EGMECK System<br>1007 - COMMECK System<br>1007 - COMMECK System<br>1007 - COMMECK System<br>1007 - EGMECK System<br>1007 - EGMECK System<br>1007 - COMMECK System<br>1007 - COMMECK System<br>1007 - COMMECK System<br>1007 - COMMECK System |                                                                                                                       | # Latency: D2OT 00-2-2 01-2-2 12-8                                                                                                 |                                                                                                                      | SEARCH_COUNT:                                                                   | Boot Frequencies<br>(ARM/DDR)<br>0 - 500 / 400 MHz<br>1 - 250 / 200 MHz            | Reset Time<br>U - 12ms<br>1' - 22ms (LBA Nand)                                                                                     | Reserved                                                                                        |  |
|            | 0                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                     | 0                                                                                                                                  | 0                                                                                                                    | 0                                                                               | 0                                                                                  | 0                                                                                                                                  | 0                                                                                               |  |
| TYPE       | BOOT_CFG4[7]                                                                                                                                                                                                                                                                                                               | BOOT_CFG4[6]                                                                                                          | BOOT_CFG4[5]                                                                                                                       | BOOT_CFG4[4]                                                                                                         | BOOT_CFG4[3]                                                                    | BOOT_CFG4[2]                                                                       | BOOT_CFG4[1]                                                                                                                       | BOOT_CFG4[0]                                                                                    |  |
| 0x450      | Infinit-Loop<br>(Debug USE only)<br>0 - Disable<br>1- Enable                                                                                                                                                                                                                                                               | EEPROM Recovery<br>Enable<br>'0' - Disabled<br>'1' - Enabled                                                          | CS selec<br>00 - CSi<br>01 - CSi<br>10 - CSi<br>11 - CSi                                                                           | #2                                                                                                                   | SPI Addressing:<br>0 - 2-bytes (16-bit)<br>1 - 3-bytes (24-bit)                 |                                                                                    | Port Select:<br>000 - eCSPl1<br>001 - eCSPl2<br>010 - eCSPl3<br>011 - eCSPl4<br>100 - Reserved<br>101 - Reserved<br>110 - Reserved |                                                                                                 |  |
| 0x460      | L2_HW_INVALIDATE<br>_DISABLE                                                                                                                                                                                                                                                                                               | Reserved                                                                                                              | FORCE_COLD_BOOT<br>(Reflected in SBMR2                                                                                             | BT_FUSE_SEL                                                                                                          | DIR_BT_DIS                                                                      | Reserved                                                                           | SEC_CONFIG[1]                                                                                                                      | Reserved                                                                                        |  |
| 0x460      | Reserved (DDR3 config options)                                                                                                                                                                                                                                                                                             |                                                                                                                       |                                                                                                                                    |                                                                                                                      |                                                                                 |                                                                                    |                                                                                                                                    |                                                                                                 |  |
| 0x460      | JTAG_SMODE[1:0]                                                                                                                                                                                                                                                                                                            | WDOG_ENABLE<br>'0' - Disabled<br>'1' - Enabled                                                                        | SJC_DISABLE                                                                                                                        | Reserved                                                                                                             | Reserved                                                                        | Reserved                                                                           | Reserved                                                                                                                           | Reserved                                                                                        |  |
| 0x460      | Reserved                                                                                                                                                                                                                                                                                                                   | Reserved                                                                                                              | Reserved                                                                                                                           | TZASC_ENABLE                                                                                                         | JTAG_HEO                                                                        | KTE                                                                                | Reserved                                                                                                                           | DLL_ENABLE<br>0 - Disable DLL for SD/eMN<br>1 - Enable DLL for SD/Emm                           |  |
| 0x470      | DLL Override:<br>0 - DLL Slave Mode for<br>SD/eMMC<br>1 - DLL Override Mode for<br>SD/eMMC                                                                                                                                                                                                                                 | Reserved                                                                                                              | SD2 VOLTAGE<br>SELECTION<br>0 - 3.3V<br>1 - 1.8V                                                                                   | Reserved                                                                                                             | Disable SDMMC Manufacture mode 0 - Enable 1 - Disable                           | L1 I-Cache<br>DISABLE                                                              | BT_MMU<br>_DISABLE                                                                                                                 | Override Pad Settings<br>(using PAD_SETTINGS valu                                               |  |
| 0x470      | Reserved for<br>unexpected<br>requirements                                                                                                                                                                                                                                                                                 | eMMC 4.4 - RESET TO<br>PRE-IDLE STATE                                                                                 | Override HYS bit for<br>SD/MMC pads                                                                                                | USDHC_PAD_PULL_DOWN<br>0 - no action<br>1 - pull down                                                                | ENABLE_EMMC_22K_PULLUP<br>0 - 47K pullup<br>1 - 22K pullup                      | ADD_DS_SET_GPR1_16<br>0 - Set<br>1 - Don't set                                     | USDHC_IOMUX_SION_BIT_ENA<br>0 - Disable<br>1 - Enable                                                                              | BLEJSDHC IOMUX SRE Enable<br>0 - Disable<br>1 - Enable                                          |  |
|            | USDHC_CMD_OE_PRE_EN                                                                                                                                                                                                                                                                                                        |                                                                                                                       | BT_LPB_POLARITY<br>(GPIO polarity)                                                                                                 | POWER_MING_CFG (LDO's DCDC's)<br>(Reserved - NÖT USED)                                                               |                                                                                 |                                                                                    |                                                                                                                                    |                                                                                                 |  |
| 0x470      |                                                                                                                                                                                                                                                                                                                            | '11' - Div by 4                                                                                                       |                                                                                                                                    |                                                                                                                      |                                                                                 |                                                                                    |                                                                                                                                    |                                                                                                 |  |

D

В

|                              | 东莞野火电子技术有限<br>https://fire-stm32.taoba |  |      |  |  |  |
|------------------------------|----------------------------------------|--|------|--|--|--|
| 野火_LMX 6UL核心板_原理图            |                                        |  |      |  |  |  |
| A2                           | FUSE MAP                               |  | V1.0 |  |  |  |
| Monday, November 25, 2019 10 |                                        |  |      |  |  |  |
|                              |                                        |  |      |  |  |  |